×







We sell 100% Genuine & New Books only!

Static Timing Analysis for Nanometer Designs at Meripustak

Static Timing Analysis for Nanometer Designs by J. Bhasker, Rakesh Chadha , Springer

Books from same Author: J. Bhasker, Rakesh Chadha

Books from same Publisher: Springer

Related Category: Author List / Publisher List


  • Price: ₹ 43679.00/- [ 7.00% off ]

    Seller Price: ₹ 40621.00

Estimated Delivery Time : 4-5 Business Days

Sold By: Meripustak      Click for Bulk Order

Free Shipping (for orders above ₹ 499) *T&C apply.

In Stock

We deliver across all postal codes in India

General Information  
Author(s)J. Bhasker, Rakesh Chadha
PublisherSpringer
ISBN9781441947154
Pages592
BindingPaperback
LanguageEnglish
Publish YearJuly 2013

Description

Springer Static Timing Analysis for Nanometer Designs by J. Bhasker, Rakesh Chadha

The book covers topics such as cell timing and power modeling; interconnect modeling and analysis, delay calculation, crosstalk, noise and the chip timing verification using static timing analysis. For each of these topics, the book provides a theoretical background as well as detailed examples to elaborate the concepts. The static timing analysis topics covered start from verification of simple blocks useful for a beginner to this field. The topics then extend to complex nanometer designs with in-depth treatment of concepts such as modeling of on-chip variation, clock gating, half-cycle paths, as well as timing of source-synchronous interfaces such as DDR. The impact of crosstalk on timing and noise is covered as is the usage of hierarchical design methodology. This book addresses CMOS logic gates, cell library, timing arcs, waveform slew, cell capacitance, timing modeling, interconnect parasitics and coupling, pre- and post-layout interconnect modeling, delay calculation, specification of timing constraints for analysis of internal paths as well as IO interfaces._x000D_Advanced modeling and analysis concepts such as controlled current source timing and noise models for nanometer technologies, power modeling including active and leakage power, crosstalk timing and crosstalk glitch calculation, verification of half-cycle and multi-cycle paths, false paths, synchronous interfaces are also covered._x000D_ Table of contents : - _x000D_ Introduction.- STA Concepts.- Standard Cell Library.- Interconnect Parasitics.- Delay Calculation.- Noise and Crosstalk.- Configuring the Environment: Preparing for STA.- Timing Verification.- Interface Analysis.- Robust Verification._x000D_



Book Successfully Added To Your Cart