×







We sell 100% Genuine & New Books only!

Static Timing Analysis for Nanometer Designs A Practical Approach at Meripustak

Static Timing Analysis for Nanometer Designs A Practical Approach by J. Bhasker, Rakesh Chadha , Springer

Books from same Author: J. Bhasker, Rakesh Chadha

Books from same Publisher: Springer

Related Category: Author List / Publisher List


  • Price: ₹ 42496.00/- [ 7.00% off ]

    Seller Price: ₹ 39521.00

Estimated Delivery Time : 4-5 Business Days

Sold By: Meripustak      Click for Bulk Order

Free Shipping (for orders above ₹ 499) *T&C apply.

In Stock

We deliver across all postal codes in India

General Information  
Author(s)J. Bhasker, Rakesh Chadha
PublisherSpringer
ISBN9780387938196
Pages572
BindingHardback
LanguageEnglish
Publish YearJune 2009

Description

Springer Static Timing Analysis for Nanometer Designs A Practical Approach by J. Bhasker, Rakesh Chadha

iming, timing, timing! That is the main concern of a digital designer charged with designing a semiconductor chip. What is it, how is it T described, and how does one verify it? The design team of a large digital design may spend months architecting and iterating the design to achieve the required timing target. Besides functional verification, the t- ing closure is the major milestone which dictates when a chip can be - leased to the semiconductor foundry for fabrication. This book addresses the timing verification using static timing analysis for nanometer designs. The book has originated from many years of our working in the area of timing verification for complex nanometer designs. We have come across many design engineers trying to learn the background and various aspects of static timing analysis. Unfortunately, there is no book currently ava- able that can be used by a working engineer to get acquainted with the - tails of static timing analysis. The chip designers lack a central reference for information on timing, that covers the basics to the advanced timing veri- cation procedures and techniques._x000D_ Table of contents : - _x000D_ STA Concepts.- Standard Cell Library.- Interconnect Parasitics.- Delay Calculation.- Crosstalk and Noise.- Configuring the STA Environment.- Timing Verification.- Interface Analysis.- Robust Verification._x000D_



Book Successfully Added To Your Cart